# **ECE 3300L**

# Lab Report #1

Group E

Paul Kim

Winson Zhu

June 18, 2025

### **Synthesis Screenshots:**

| Site Type             | i   | Used  | ì | Fixed | i  | Prohibited | İ  | Available | ĺ  | Util% |
|-----------------------|-----|-------|---|-------|----|------------|----|-----------|----|-------|
| Slice LUTs            | -+- | <br>0 | + | 0     | +- | <br>0      | +- | 32600     | +- | 0.00  |
| LUT as Logic          | ï   | 0     | • | 0     |    | 0          | •  |           | ï  |       |
| LUT as Memory         | i   | 0     | • | 0     | ٠. | 0          | •  | 9600      | •  | 0.00  |
| Slice Registers       | i   | 0     | i | 0     | i  | 0          | i  | 65200     | i  | 0.00  |
| Register as Flip Flop | ī   | 0     | ı | 0     | ı  | 0          | ı  | 65200     | Ī  | 0.00  |
| Register as Latch     | ī   | 0     | Ī | 0     | Ī  | 0          | I  | 65200     | Ī  | 0.00  |
| F7 Muxes              | ī   | 0     | ı | 0     | ı  | 0          | I  | 16300     | Ī  | 0.00  |
| F8 Muxes              | Ī   | 0     | I | 0     | I  | 0          | I  | 8150      | Ī  | 0.00  |

## **Group Video Link:**

https://youtu.be/7Gw7cZAkpMM

### **Reflection:**

This lab was a basic introduction to designing FPGAs using Verilog on the Digilent Nexys A7-50T. In this lab, we connected all 16 switches on the FPGA board to the corresponding LEDs which turned them on and off individually. Although the design was simple, the lab emphasized the importance of precise pin mappings and how the XDC file is used for creating physical connections between peripherals on a board and the FPGA. Overall, this lab laid a solid foundation for future, more complex digital design projects.